## 2025년 2월 12일(수)-14일(금) | 강원도 하이원리조트

## Future Normal in Semiconductor

2025-02-13(목), 09:00-10:45

좌장: 추후업데이트 예정

## F. Silicon and Group-IV Devices and Integration Technology 분과

## [TH1-F] Memory Device Technology

| 초청          | Evolution of Flash Memory Device Technology in Al Era                                                                                           |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| TH1-F-1     | Suk-Kang Sung                                                                                                                                   |
| 09:00-09:30 | Samsung Electronics Co., Ltd.                                                                                                                   |
|             | Self-Defect Compensated IGZO/ITO Capacitors for Memory                                                                                          |
| TH1-F-2     | Applications                                                                                                                                    |
| 09:30-09:45 | Sumin Han, Changhwan Shin                                                                                                                       |
|             | School of Electrical Engineering, Korea University                                                                                              |
|             | V <sub>t</sub> Tuning Without Memory Window Reduction in HZO-based FeFET                                                                        |
|             | Using Fluorine Surface Treatment for High-Performance Analog In-                                                                                |
| TH1-F-3     | Memory Computing                                                                                                                                |
| 09:45-10:00 | Kyungsoo Park, Chulwon Chung, Seung Hyun Yoon, Junhyeok Park, and                                                                               |
|             | Changhwan Choi                                                                                                                                  |
|             | Division of Materials Science and Engineering, Hanyang University                                                                               |
|             | A Study on the Neuromorphic Synaptic Characteristics of Mesh-type                                                                               |
|             | Floating Gate Transistors                                                                                                                       |
| TH1-F-4     | So Yeon Jeong <sup>1</sup> , Jae Min Kim <sup>1</sup> , Hyeong Jin Chae <sup>1</sup> , Tae Hwan Koo <sup>1</sup> , Ju Yeong Chae <sup>1</sup> , |
| 10:00-10:15 | Hyeon Seok Jeong <sup>1</sup> , and Moon Gyu Jang <sup>1,2</sup>                                                                                |
|             | <sup>1</sup> School of Nano Convergence Technology, Hallym University, <sup>2</sup> Nano Convergence                                            |
|             | Technology Center, Hallym University                                                                                                            |
|             | Design of Current Sense Amplifier for SRAM Consisting of a Feedback                                                                             |
| TH1-F-5     | Field-effect Transistor                                                                                                                         |
| 10:15-10:30 | Jong Hyeok Oh and Yun Seop Yu                                                                                                                   |
|             | Major of ICT & Robotics Eng., Hankyong National University                                                                                      |
|             | Top-Gate Oxide Semiconductor FETs for Reliable 2T0C Read/Write                                                                                  |
| TH1-F-6     | Operation with Reduced Capacitive Coupling                                                                                                      |
| 10:30-10:45 | Minho Park <sup>1</sup> , Hyeonho Gu <sup>1</sup> , Yongwoo Lee <sup>1</sup> , Hyeonjin Lee <sup>2</sup> , and Jimin Kwon <sup>1,2</sup>        |
| 10.00 10.40 | <sup>1</sup> Department of Electrical Engineering, UNIST, <sup>2</sup> Graduate School of Semiconductor                                         |
|             | Materials and Devices Engineering, UNIST                                                                                                        |