## 2025년 2월 12일(수)-14일(금) | 강원도 하이원리조트 ## Future Normal in Semiconductor 2025-02-14(금), 09:00-10:45 좌장: 추후업데이트 예정 #### H. Display and Imaging Technologies 분과 ### [FN1-H] Display and Imaging Technologies V | ++1 | IT OLED향 채널 결정화를 통한 고성능, 고신뢰성 산화물 TFT 소자 개발 | |-------------|---------------------------------------------------------------------------------------------------------------------------------| | 초청 | Development of High Performance, High Reliability Oxide TFTs for IT | | FN1-H-1 | OLED | | 09:00-09:30 | 정재경 | | | Department of Electronics Engineering, Hanyang University | | | A Novel Analysis Method and Mitigation Strategy for Hot Carrier | | | Degradation in a-IGZO Transistor | | FN1-H-2 | Changeon Jin <sup>1</sup> , Taewon Seo <sup>1</sup> , and Yoonyoung Chung <sup>1,2,3</sup> | | 09:30-09:45 | <sup>1</sup> Department of Electrical Engineering, POSTECH, <sup>2</sup> Department of Semiconductor | | | Engineering, POSTECH, <sup>3</sup> Center for Semiconductor Technology Convergence, | | | POSTECH | | | Contact Engineering Utilizing Ultrathin Dielectric Interlayer for | | | Nanoscale IGZO Transistor without Short-Channel Effects | | FN1-H-3 | Juyoung Yun <sup>1</sup> , Dowan Kang <sup>1</sup> , and Yoonyoung Chung <sup>1,2,3</sup> | | 09:45-10:00 | <sup>1</sup> Department of Electrical Engineering, POSTECH, <sup>2</sup> Department of Semiconductor | | | Engineering, POSTECH, <sup>3</sup> Center for Semiconductor Technology Convergence, | | | POSTECH | | | Reconfigurable Logic Gate enabled by Dual-Gating of Silicon | | FN1-H-4 | Nanomembrane Field-Effect Transistors | | 10:00-10:15 | Changsoon Choi <sup>1</sup> , Joonha Hwang <sup>1,2</sup> , and Jong lk Kwon <sup>1,3</sup> | | | <sup>1</sup> KIST, <sup>2</sup> Korea University, <sup>3</sup> UNIST | | | Study on pixel design optimization for indirect time-of-flight sensor | | FN1-H-5 | with high demodulation contrast and good depth accuracy | | | Jaehyung Jang, Hoon-moo Choi, Jongchae Kim, Minseok Shin, Kyung-do Kim, | | 10:15-10:30 | Hoon-sang Oh, and Chang-rock Song | | | CIS Development, SK hynix Inc | | | Demonstration of vertically stacked full-color micro-LED using CMOS | | FN1-H-6 | compatible oxide wafer-bonding technology | | 10:30-10:45 | Hyun Soo Kim <sup>1</sup> , Juhyuk Park <sup>1</sup> , Woo Jin Baek <sup>1</sup> , Dae-Myeong Geum <sup>2</sup> , and SangHyeon | | | Kim <sup>1</sup> | ## 2025년 2월 12일(수)-14일(금) | 강원도 하이원리조트 # Future Normal in Semiconductor | <sup>1</sup> School of Electrical Engineering, KAIST, <sup>2</sup> School of Electronics Engineering, Inha | |------------------------------------------------------------------------------------------------------------| | University |