

2025년 2월 12일(수)-14일(금) | 강원도 하이원리조트

### Future Normal in Semiconductor

#### 2025-02-14(금), 09:00-10:45 좌장: 추후업데이트 예정

### G. Device & Process Modeling, Simulation and Reliability 분과

#### [FJ1-G] Compact Modeling

| FJ1-G-1                | <b>Vertical Channel IGZO-TFT Model for Neuromorphic Application</b><br>Hyoungsoo Kim <sup>1</sup> , Daewoong Kwon <sup>2</sup> , and Hyunwoo Kim                                                  |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09:00-09:15            | <sup>1</sup> Department of Electrical and Electronics Engineering, Konkuk University,<br><sup>2</sup> Department of Electronic Engineering, Hanyang University                                    |
| FJ1-G-2<br>09:15-09:30 | <b>Deterministic-Precession MTJ Device Utilizing VCMA Effect</b><br>Stanislav Sin and Saeroonter Oh<br>Sungkyunkwan University                                                                    |
|                        | Large Physics Model-driven SPICE Model Generation of Ultra-Low                                                                                                                                    |
| FJ1-G-3                | <b>Power GAA-MOSFET for Efficient DTCO in Semiconductor Design</b><br>Premkumar Vincent <sup>1</sup> , Johyeon Kim <sup>2</sup> , Gunhee Choi <sup>2</sup> , Yeongwoo Nam <sup>1</sup> , Kyungmin |
| 09:30-09:45            | Kim <sup>1</sup> , Ye Sle Cha <sup>1</sup> , Hyunseok Whang <sup>1</sup> , Donghyun Jin <sup>1</sup> , Jongwook Jeon <sup>2</sup> , and Hyunbo                                                    |
|                        | Cho <sup>1</sup>                                                                                                                                                                                  |
|                        | <sup>1</sup> Alsemy Inc., <sup>2</sup> Sungkyunkwan University                                                                                                                                    |
|                        | Fully Analytical SPICE-Compatible Compact I-V Model and Parameter                                                                                                                                 |
|                        | Extraction Procedure Considering the Density of States and Transport                                                                                                                              |
| FJ1-G-4                | Mechanism in Amorphous InGaZnO Thin-Film Transistors                                                                                                                                              |
| 09:45-10:00            | Sae Him Jung, Seung Joo Myoung, Dong Hyeop Shin, Su Han Noh, Donguk Kim,                                                                                                                          |
|                        | Changwook Kim, Sung-Jin Choi, Jong-Ho Bae, Dong Myong Kim, and Dae Hwan<br>Kim                                                                                                                    |
|                        | School of Electrical Engineering, Kookmin University                                                                                                                                              |
|                        | Short-Channel Effects Model of Channel-All-Around MOSFETs as Cell                                                                                                                                 |
| FJ1-G-5                | Array Transistors for 3-Dimensional DRAM                                                                                                                                                          |
| 10:00-10:15            | Chae-Young Kim and Ji-Woon Yang                                                                                                                                                                   |
| 10.00 10.10            | Department of Electronics and Information Engineering, Korea University                                                                                                                           |
|                        | Design of a Python-SPICE Integrated Platform for FeFET-Based VMM                                                                                                                                  |
| FJ1-G-6                | Circuit Simulation in Neuromorphic Computing                                                                                                                                                      |
| 10:15-10:30            | Juhwan Park <sup>1</sup> , Jongwook Jeon <sup>1</sup> ,and Huijun Kim <sup>2</sup>                                                                                                                |
|                        | <sup>1</sup> Department of Electrical and Computer Engineering, Sungkyunkwan University,                                                                                                          |



## 2025년 2월 12일(수)-14일(금) | 강원도 하이원리조트

# Future Normal in Semiconductor

|             | <sup>2</sup> Department of Semiconductor Convergence Engineering, Sungkyunkwan University |
|-------------|-------------------------------------------------------------------------------------------|
|             | Accelerated Device Simulation of CFET Inverter by Using Quasi-1D                          |
| FJ1-G-7     | Model                                                                                     |
| 10:30-10:45 | Kwang-Woon Lee and Sung-Min Hong                                                          |
|             | School of Electrical Engineering and Computer Science, GIST                               |