# 2025년 2월 12일(수)-14일(금) | 강원도 하이원리조트 # Future Normal in Semiconductor 2025-02-14(금), 09:00-10:45 좌장: 추후업데이트 예정 #### F. Silicon and Group-IV Devices and Integration Technology 분과 ### [FH1-F] 3D GAA/CFET Technology | | Low-Temperature Fabrication of Silicon Nanowire GAAFETs with | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | FH1-F-1<br>09:00-09:15 | Excimer Laser Recrystallization for M3D Integration | | | Jeong Yeon Im <sup>1</sup> , Hanbin Lee <sup>1</sup> , Gyeongsu Min <sup>1</sup> , Hyo-In Yang <sup>1</sup> , So Jeong Park <sup>1</sup> , Jun- | | | Ho Jang <sup>1</sup> , Ji Won Park <sup>1</sup> , Seonghyeon Jeong <sup>1</sup> , Dae Hwan Kim <sup>1</sup> , Jong-Ho Bae <sup>1</sup> , Dong | | | Myong Kim <sup>3</sup> , Min-Ho Kang <sup>2</sup> , and Sung-Jin Choi <sup>1</sup> | | | <sup>1</sup> School of Electrical Engineering, Kookmin University, <sup>2</sup> Department of Nano-process, | | | NNFC, <sup>3</sup> Department of Advanced Technology, DGIST | | FH1-F-2<br>09:15-09:30 | Strained Ge/Si Heterogeneous 3D Sequential CFET Featuring First | | | Strain Engineered Ge Top Channel | | | Hyeongrak Lim <sup>1</sup> , Seong Kwang Kim <sup>1</sup> , Seung Woo Lee <sup>1</sup> , Youngkeun Park <sup>1</sup> , Jaejoong | | | Jeong <sup>1</sup> , Hojin Jeong <sup>1</sup> , Jinha Lim <sup>1</sup> , Dae-Myeong Geum <sup>2</sup> , Jaehoon Han <sup>3</sup> , Younghyun | | | Kim <sup>4</sup> , Jaeyong Jeong <sup>1</sup> , Byung Jin Cho <sup>1</sup> , and Sanghyeon Kim <sup>1</sup> | | | <sup>1</sup> KAIST, <sup>2</sup> Inha University, <sup>3</sup> KIST, <sup>4</sup> Hanyang University | | FH1-F-3 | Photoresponsive GIDL Characterization for Simultaneous Extraction of | | | Donor- and Acceptor-like Interface Trap States in Vertically Stacked Si- | | | NW GAA FETs | | 09:30-09:45 | Seohyeon Park <sup>1</sup> , Donghyeon Lee <sup>1</sup> , Jaewook Yoo <sup>1</sup> , Minah Park <sup>1</sup> , Hongseung Lee <sup>1</sup> , | | | Hyeonjun Song <sup>1</sup> , Soyeon Kim <sup>1</sup> , Seongbin Lim <sup>1</sup> , Sojin Jung <sup>1</sup> , Hagyoul Bae <sup>1</sup> , Yang-Kyu | | | Choi <sup>2</sup> , and TaeWan Kim <sup>3</sup> | | | <sup>1</sup> Jeonbuk National University, <sup>2</sup> KAIST, <sup>3</sup> University of Seoul | | | Transient Analysis of CFET Inverter with Backside Interconnections: | | FH1-F-4 | Buried Power Rails, Bottom Contacts | | 09:45-10:00 | Seung-Woo Jung and Sung-Min Hong | | | School of Electrical Engineering and Computer Science, GIST | | | Implementation of a Stress Calculation Module in an In-House Process | | | Emulator for Monolithic CFET | | FH1-F-5 | Min-Seo Jang <sup>1</sup> , In Ki Kim <sup>1</sup> , Seung-Woo Jung <sup>1</sup> , Jeong Hyeon Yun <sup>2</sup> , Myoung Jin Lee <sup>2</sup> , | | 10:00-10:15 | and Sung-Min Hong <sup>1</sup> | | | <sup>1</sup> School of Electrical Engineering and Computer Science, GIST, <sup>2</sup> Department of | | | Electronic Engineering, Chonnam National University | # 2025년 2월 12일(수)-14일(금) | 강원도 하이원리조트 # Future Normal in Semiconductor | FH1-F-6<br>10:15-10:30 | A Novel 3D-SRAM Architecture based on VGAA Transistors for Advanced Al and Edge Computing Applications Changwoo Han and Changhwan Shin School of Electrical Engineering, College of Engineering, Korea University | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FH1-F-7<br>10:30-10:45 | Multi-V <sup>th</sup> through Different Inner Gates Work Functions Seungjoon Jeong, Haevin Choi, and Changhwan Shin School of Electrical Engineering, Korea University |