## 2025년 2월 12일(수)-14일(금) | 강원도 하이원리조트 ## Future Normal in Semiconductor 2025년 2월 14일(금), 15:10-17:10 Room A(그랜드볼룸 I), 4층 ### K. Memory (Design & Process Technology) 분과 # O67\_[FA3-K] Material, Process, Structures, Modeling for Advanced Memory Applications #### 좌장: 박하민 교수(광운대학교), 전종욱 교수(성균관대학교) | 초청<br>FA3-K-1<br>15:10-15:40 | Flexible Synaptic Memristors for Wearable Neuro-Inspired Applications Sin-Hyung Lee <sup>1,2</sup> <sup>1</sup> School of Advanced Fusion Studies, University of Seoul, <sup>2</sup> Departmentof Intelligent Semiconductor Engineering, University of Seoul | |------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FA3-K-2<br>15:40-15:55 | Wafer Bonding Process와 수율 향상을 위한 계측<br>김해리, 최별, 안채영, 한경식, 김연수<br>R&D, SK Hynix | | FA3-K-3<br>15:55-16:10 | Enhanced Resistive Switching Stability In a Memristor Array Utilizing Highly Polycrystalline Two-dimensional material Jihoon Yang 1,2 Aram Yoon 1,2,3, Donghyun Lee 1,2, IL-John Jung 1,2, Dong-Hyeok Lim 1,2, Hongsik Jeong 1,2, Zonghoon Lee 1,2,3, and Soon-Yong Kwon 1,2 1 Depatment of Materials Science and Engineering, UNIST, 2 Graduate School of Semiconductor Materials and Devices Engineering, UNIST, 3 CMCM, IBS | | FA3-K-4<br>16:10-16:25 | Engineering Thermal Diffusion Control in Phase Change Heterostructures for High-Performance, High-Density Phase Change Memory Jun Young Choi <sup>1</sup> , Dong Hyun Kim <sup>2</sup> Jin Suk Oh <sup>2</sup> , Jong Min Joo <sup>2</sup> , Min Su Kang <sup>2</sup> , Ji Eun Park <sup>2</sup> , and Tae Geun Kim <sup>1,2</sup> <sup>1</sup> Department of Semiconductor System Engineering, Korea University, <sup>2</sup> School of Electrical Engineering, Korea University | | FA3-K-5<br>16:25-16:40 | Sub 1% of Variance in Two-Dimensional Memristor with Confined Active Electrode Sihoon Son <sup>1</sup> , Hyunho Seok <sup>1</sup> , Hyunbin Choi <sup>2</sup> , Jinhyoung Lee <sup>3</sup> , and Taesung Kim <sup>1,2,3</sup> <sup>1</sup> SKKU Advance Institute of Nano Technology, Sungkyunkwan University, <sup>2</sup> Department of Semiconductor Convergence Engineering, Sungkyunkwan University, <sup>3</sup> Department of Mechanical Engineering, Sungkyunkwan University | ## 2025년 2월 12일(수)-14일(금) | 강원도 하이원리조트 ## Future Normal in Semiconductor | FA3-K-6<br>16:40-16:55 | Contact Area Size-Dependent Schottky Barrier Height of Memory Device<br>Yoojin Seol, Hyeongyu Kim, Haecheol Hwang, Hyogyung Kim, and Kihyun Kim<br>Department of Electronics and Information Engineering, Jeonbuk National University | |------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FA3-K-7<br>16:55-17:10 | Fully-Coupled Simulation of Bipolar Filamentary Resistive Switching by Phase-field and Electrothermal Models Jinwoo Oh, Dongmyung Jung, and Yongwoo Kwon Department of Materials Science and Engineering, Hongik University |