## 제 31회 한국반도체학술대회 The 31st Korean Conference on Semiconductors

## 2024년 1월 24일(수)-26일(금) | 경주화백컨벤션센터(HICO)

2024년 1월 25일(목), 09:00-10:45 Room H(202),2층

## K. Memory (Design & Process Technology) 분과

[TH1-K] Processing In Memory

좌장: 구민석 교수(인천대학교)

| 초청발표<br>TH1-K-1<br>09:00-09:30 | A Fully Integrated Hybrid Memristor–CMOS System for Efficient<br>Vector-Matrix Multiplication Operations<br>Seung Hwan Lee<br>Kyung Hee University                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TH1-K-2<br>09:30-09:45         | Compact and High-performance 4T Ternary Content-addressable<br>Memory Utilizing Dual-gate Metal Oxide Transistors<br>Taewon Seo <sup>1</sup> , Seongmin Park <sup>1</sup> , and Yoonyoung Chung <sup>1,2,3</sup><br><sup>1</sup> Department of Electrical Engineering, POSTECH, <sup>2</sup> Department of Semiconductor<br>Engineering, POSTECH, <sup>3</sup> Center for Semiconductor Technology Convergence,<br>POSTECH                                                                                                                                                                                                                                                  |
| ТН1-К-3<br>09:45-10:00         | Device-algorithm Co-optimization for an On-chip Trainable Capacitor<br>Based Synaptic Device with IGZO TFT and Retention-centric Tiki-Taka<br>Algorithm<br>Jaehyeon Kang <sup>1</sup> , Jongun Won <sup>1</sup> , Narae Han <sup>1</sup> , Minseung Kang <sup>1</sup> , Yeaji Park <sup>1</sup> ,<br>Youngchae Roh <sup>1</sup> , Hyeongjun Seo <sup>1</sup> , Changhoon Joe <sup>1</sup> , Ung Cho <sup>1</sup> , Minil Kang <sup>2</sup> ,<br>Minseong Um <sup>2</sup> , Hyung-Min Lee <sup>2</sup> , Saeroonter Oh <sup>3</sup> , and Sangbum Kim <sup>1</sup><br><sup>1</sup> Seoul National University, <sup>2</sup> Korea University, <sup>3</sup> Hanyang University |
| ТН1-К-5<br>10:00-10:15         | A Heater-embodying Rapid and Energy-efficient Mott True Random<br>Number Generator Array for Secure Communication<br>Gwangmin Kim, Jae Hyun In, and Kyung Min Kim<br>Department of Materials Science and Engineering, KAIST                                                                                                                                                                                                                                                                                                                                                                                                                                                 |