## 2024년 1월 **24**일(수)-**26**일(금) | 경주화백컨벤션센터(HICO)

2024년 1월 26일(금), 15:40-17:25 Room J(204),2층

## D. Thin Film Process Technology 분과 [FJ3-D] Thin Film Transistors - II

| 작장: 이웅규 교수(숭실대학교), 백인환 교수(인하대학교) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FJ3-D-1<br>15:40-15:55           | Role of Post-annealing in Transistors with Oxide Channel/High-k Dielectric Stacks for 3D Stackable Memory Applications Nayeon Kim, Hyunwook Kim, Eunryeong Hong, Seonuk Jeon, and Jiyong Woo School of Electronic and Electrical Engineering, Kyungpook National University                                                                                                                                                                                                                                                                                                                       |
| FJ3-D-2<br>15:55-16:10           | Impact of Channel and Blocking Layers for Fast-Speed and Low-Power Operations of Vertical Charge-Trap Memory Using InGaZnO Channel Yun-Ju Cho¹, Young-Ha Kwon², Nak-Jin Seong², Kyu-Jeong Choi², Hee-Ok Kim³, Jong-Heon Yang³, Chi-Sun Hwang³, and Sung-Min Yoon¹ ¹Kyung Hee University, ²NCD Co., Ltd., ³ETRI                                                                                                                                                                                                                                                                                    |
| FJ3-D-3<br>16:10-16:25           | Asymmetrical Self Heating Behavior of Vertical Thin-Film Transistors with Different Source and Drain Electrode Configuration  Dong-Hee Lee <sup>1</sup> , Young-Ha Kwon <sup>2</sup> , Nak-Jin Seong <sup>2</sup> , Kyu-Jeong Choi <sup>2</sup> , and Sung-Min Yoon <sup>1</sup> <sup>1</sup> Kyung Hee University, <sup>2</sup> NCD Co., Ltd.                                                                                                                                                                                                                                                    |
| FJ3-D-4<br>16:25-16:40           | Effect of Source/Drain Metal-dependent Oxygen Scavenging on the Density of States and Lateral Profile of Carrier Concentration in InGaZnO TFTs  Seungki Kim, Wonjung Kim, Changwook Kim, Dong Myong Kim, Sung-Jin Choi, Jong-Ho Bae, and Dae Hwan Kim  School of Electrical Engineering, Kookmin University                                                                                                                                                                                                                                                                                       |
| FJ3-D-5<br>16:40-16:55           | Comparative Analysis of Zinc-Tin-Oxide Films Grown by Atomic Layer Deposition by Varying Chemical Composition Ratio for Improved TFT Performance  Dong-Hyun Lim <sup>1</sup> , Ae-Rim Choi <sup>2</sup> , Yi-Ji Jeong <sup>1</sup> , Young-Bae Ahn <sup>3</sup> , Seung-Wook Ryu <sup>3</sup> , Do-Hee Kim <sup>3</sup> , and Il-Kwon Oh <sup>1,2</sup> <sup>1</sup> Department of Electrical and Computer Engineering, Ajou University, <sup>2</sup> Department of Intelligence Semiconductor Engineering, Ajou University, <sup>3</sup> Revolutionary Technology Center, R&D Division, SK hynix |



## 2024년 1월 **24**일(수)-**26**일(금) | 경주화백컨벤션센터(HICO)

|             | Intrinsic Device Characteristics of Oxide TFT with Morphotropic Phase |
|-------------|-----------------------------------------------------------------------|
| FJ3-D-6     | Boundary High-к Gate Insulator by Fast ID-VG Measurement              |
| 16:55-17:10 | Taeseung Jung and Sanghun Jeon                                        |
|             | School of Electrical Engineering, KAIST                               |
|             | Improved MOSFETs Performance and Reliability by Low-temperature       |
| FJ3-D-7     | Deuterium Annealing                                                   |
| 17:10-17:25 | Ju-Won Yeon, Tae-Hyun Kil, Hyo-Jun Park, and Jun-Young Park           |
|             | Chungbuk National University                                          |