## 귀 30회 한국반도체학술대회

The 30th Korean Conference on Semiconductors

2023년 2월 13일(월) ~ 15일(수) | 강원도 하이원리조트(그랜드호텔 컨벤션타워)

2023년 2월 15일(수), 16:00-17:45 Room H (하트 I, 6층)

## N. VLSI CAD 분과 [WH3-N] Design Automation in Advanced Technology Nodes

좌장: 송대건 교수(경북대학교), 강석형 교수(POSTECH)

| WH3-N-1<br>16:00-16:30<br>[초청] | <b>Applications of Deep Learning on EDA: Status and Challenges</b><br>Heechun Park<br><i>Kookmin University</i>                                                                                                                                                                                                                          |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WH3-N-2<br>16:30-16:45         | <b>MLB: Multi-Vth Tuning for Leakage Power Reduction via Bayesian Optimization</b><br>Jaeseung Lee, Jakang Lee, Seonghyeon Park, and Seokhyeong Kang<br><i>POSTECH</i>                                                                                                                                                                   |
| WH3-N-3<br>16:45-17:00         | <b>Optimizing Pin Accessibility of 3nm GAAFET Standard Cells</b><br>Jaehoon Jeong <sup>1</sup> and Taigon Song <sup>1,2</sup><br><sup>1</sup> School of Electronic and Electrical Engineering, Kyungpook National University,<br><sup>2</sup> School of Electronics Engineering, Kyungpook National University                           |
| WH3-N-4<br>17:00-17:15         | <b>전력분배망 최적화를 위한 고속 전압 강하 분석</b><br>송정식, 오제영, 현대준<br><i>청주대학교 전자공학과</i>                                                                                                                                                                                                                                                                  |
| WH3-N-5<br>17:15-17:30         | Open-Source 3D Global Placer with D2D Vertical Connections Using Louvain<br>Clustering and RePIAce<br>Minjae Kim, Dohun Kim, and Seokhyeong Kang<br>POSTECH                                                                                                                                                                              |
| WH3-N-6<br>17:30-17:45         | A Novel Processing Unit and Architecture for Process-In Memory (PIM) in NAND<br>Flash Memory<br>Hyunwoo Kim <sup>1</sup> and Taigon Song <sup>1,2</sup><br><sup>1</sup> School of Electronic and Electrical Engineering, Kyungpook National University,<br><sup>2</sup> School of Electronics Engineering, Kyungpook National University |