· 제 30회 한국반도체학술대회

The 30th Korean Conference on Semiconductors

2023년 2월 13일(월)~ 15일(수) | 강원도 하이원리조트(그랜드호텔 컨벤션타워)

## 2023년 2월 15일(수), 10:45-12:30 Room G (스페이드 II+III, 6층)

## K. Memory (Design & Process Technology) 분과 [WG2-K] Processing In Memory

## 좌장: 정두석 교수(한양대학교), 김윤 교수(서울시립대학교)

| WG2-K-1<br>10:45-11:15<br>[초청] | Memory-Based Hardware Neural System for High-density and Low-power<br>Applications<br>Min-Hwi Kim<br><i>Chung-Ang University</i>                                                                                                                                                                                                                                                               |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WG2-K-2<br>11:15-11:30         | 저전력 추론을 위한 용량성 커플링 기반의 뉴로모픽 아키텍처<br>Jung Nam Kim <sup>1</sup> , Minsuk Koo <sup>2</sup> , and Yoon Kim <sup>1</sup><br><sup>1</sup> Department of Electrical and Computer Engineering, University of Seoul, <sup>2</sup> Department<br>of Computer Science and Engineering, Incheon National University                                                                                        |
| WG2-K-3<br>11:30-11:45         | <b>Stochastic Stateful Logic Technology and Its Application to Evolutionary Learning Algorithm in TaO<sub>x</sub>-Memristor Crossbar Do Hoon Kim and Kyung Min Kim <i>KAIST</i></b>                                                                                                                                                                                                            |
| WG2-K-4<br>11:45-12:00         | A 256×64 12T SRAM Compute-In-Memory Macro with In-SRAM Reference<br>Voltage Generation<br>Hyeyeong Lee, Kyeongho Lee, Yeseul Kim, and Jongsun Park<br>Department of Electrical Engineering, Korea University                                                                                                                                                                                   |
| WG2-K-5<br>12:00-12:15         | <b>Probabilistic Computing Hardware based on a Diffusive Memristor</b><br>Jaehyun Kim <sup>1,2</sup> , Janguk Han <sup>1,2</sup> , Kyung Seok Woo <sup>1,2</sup> , and Cheol Seong Hwang <sup>1,2</sup><br><sup>7</sup> Department of Materials Science and Engineering, Seoul National University, <sup>2</sup> Inter-<br>university Semiconductor Research Center, Seoul National University |
| WG2-K-6<br>12:15-12:30         | Implementation of the 2T-2M Block-Based Reconfigurable Logic Circuit by<br>Combining the Amorphous InGaZnO ReRAM and Thin-film Transistors<br>Jung Rae Cho, Jingyu Park, Tae Jun Yang, Jong-Ho Bae, Sung-Jin Choi, Dong Myong<br>Kim, and Dae Hwan Kim<br>School of Electrical Engineering, Kookmin University                                                                                 |