2023년 2월 13일(월)~ 15일(수) | 강원도 하이원리조트(그랜드호텔 컨벤션타워)

2023년 2월 14일(화), 10:55-12:25 Room L (다이아몬드 II, 6층)

## G. Device & Process Modeling, Simulation and Reliability 분과 [TL2-G] TCAD Simulation and Reliability

좌장: 이재우 교수(고려대학교)

| 48. MMT #1(#11114#)            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TL2-G-1<br>10:55-11:25<br>[초청] | Toward Realistic Plasma Process Modeling and Simulation  Jae-Hyeong Park <sup>1</sup> , Won-Seok Chang <sup>2</sup> , Hae-Sung You <sup>1</sup> , Deuk-Chul Kwon <sup>2</sup> , Jung Sik Yoon <sup>2</sup> , and Yeon-Ho Im <sup>1</sup> <sup>1</sup> School of Semiconductor and Chemical Engineering, Jeonbuk National University, <sup>2</sup> Plasma Technology Research Center, Korea Institute of Fusion Energy                                                                                |
| TL2-G-2<br>11:25-11:40         | FDSOI-Based Polarity Gate-Less Reconfigurable FET  Dong Hyeok Lee <sup>1</sup> and Jiwon Chang <sup>2</sup> <sup>1</sup> Department of Materials Science and Engineering, Yonsei University, <sup>2</sup> Department of System Semiconductor Engineering, Yonsei University                                                                                                                                                                                                                          |
| TL2-G-3<br>11:40-11:55         | Global Variability in 2-levels Stacked Nanowire Gate-All-Around Field Effect Transistor  Donghyun Kim <sup>1,2</sup> , Sylvain Barraud <sup>3</sup> , Gerard Ghibaudo <sup>1</sup> , Christoforos Theodorou <sup>1</sup> , and Jae Woo Lee <sup>2</sup> <sup>1</sup> Université Grenoble Alpes, Université Savoie Mont Blanc, Grenoble INP, CNRS, IMEP-LAHC, <sup>2</sup> Department of Electronics and Information Engineering, Korea University, <sup>3</sup> Université Grenoble Alpes, CEA, LETI |
| TL2-G-4<br>11:55-12:10         | Mechanism of Gate Oxide Breakdown for Highly Doped Carbon Transistor NJ. Kim, GJ. Kim, S. Lee, NH. Lee, YC. Hwang, and HS. Kim Memory Division, Samsung Electronics Co., Ltd.                                                                                                                                                                                                                                                                                                                        |
| TL2-G-5<br>12:10-12:25         | Frequency-Dependent Kink Effect in Floating Body PD-SOI MOSFETs Kyeongjun Kim and Seonghearn Lee Department of Electronics Engineering, Hankuk University of Foreign Studies                                                                                                                                                                                                                                                                                                                         |