## 제 29회 한국반도체학술대회 The 29th Korean Conference on Semiconductors 2022년 1월 24일(월)~26일(순) | 강원도 하이원 그랜드호텔(컨벤션타웨)

2022년 1월 26일(수), 15:45-17:30 Room D (사파이어 II+III, 5층)

## K. Memory (Design & Process Technology) 분과 [WD4-K] Charge Trap Flash and PRAM

## 좌장: 김윤 교수(서울시립대학교), 권용우 교수(홍익대학교)

| WD4-K-1<br>15:45-16:00 | Sandwich Structure Charge Trap Memristor for Retention Secured<br>Neuromorphic Synapse Application<br>Geunyoung Kim, Seoil Son, and Kyung Min Kim<br>Department of Materials Science and Engineering, KAIST                                                                                                                                                                                                                   |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WD4-K-2<br>16:00-16:15 | Schottky Barrier Based Double PN Junction Synapse with SONOS Structure<br>Yijoon Kim, Hyangwoo Kim, and Chang-Ki Baek<br>Department of Convergence IT Engineering, POSTECH                                                                                                                                                                                                                                                    |
| WD4-K-3<br>16:15-16:30 | 3차원 적층형 charge trap flash 소자의 적층 두께 제어를 통한 멀티레벨<br>컨덕턴스 변화 구현<br>Hyun-Seok Choi <sup>1</sup> , Jun Park <sup>1</sup> , Dong hyuk Chae <sup>1</sup> , Minsuk Koo <sup>2</sup> , and Yoon Kim <sup>1</sup><br><sup>1</sup> Department of Electrical and Computer Engineering, University of Seoul, <sup>2</sup> Department<br>of Computer Science and Engineering, Incheon National University                                  |
| WD4-K-4<br>16:30-16:45 | Hybrid Three- and Two-Terminal Charge Trap Memristive devices for<br>Heterosynaptic Plasticity<br>Jae Bum Jeon, Seong-In Cho, Geunyoung Kim, and Kyung Min Kim<br><i>KAIST</i>                                                                                                                                                                                                                                                |
| WD4-K-5<br>16:45-17:00 | <b>스퍼터 증착 ZnTe OTS의 성능 개선을 위한 공정 및 물성 평가연구</b><br>공동호, 심건호, 백승재<br>School of Electronic and Electrical Engineering, Hankyong National University                                                                                                                                                                                                                                                                              |
| WD4-K-6<br>17:00-17:15 | Investigation of Phase-change Synapse Architectures by Fully-coupled<br>Electrothermal and Phase-change Simulation<br>Ho Thi Thu Trang and Yongwoo Kwon<br>Department of Materials Science and Engineering, Hongik University                                                                                                                                                                                                 |
| WD4-K-7<br>17:15-17:30 | Impact of Doping on the Characteristics of Binary Chalcogenide Ovonic<br>Threshold Switch for Selector Devices<br>Su-Bong Lee <sup>1,2</sup> , Yoon-Gu Lee <sup>1,2</sup> , Sang-Heon Park <sup>1,2</sup> , Chaebin Park <sup>1,2</sup> and Jong-Souk<br>Yeo <sup>1,2</sup><br><sup>1</sup> School of Integrated Technology, Yonsei University, <sup>2</sup> Yonsei Institute of Convergence<br>Technology, Yonsei University |