## K. Memory (Design & Process Technology) 분과 [TG2-K] Emerging Memory I

| TG2-K-1<br>10:45~11:15 | [초청]<br>TBA<br>유향근<br>SK하이닉스                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TG2-K-2<br>11:15~11:45 | [초청] Ferroelectric Hf <sub>0.5</sub> Zr <sub>0.5</sub> O <sub>2</sub> Thin Films Si Joon Kim Department of Electrical and Electronics Engineering, Kangwon National University                                                                                                                                                                                                                                                                                                     |
| TG2-K-3<br>11:45~12:00 | Highly Linear and Symmetric Synaptic Function of a Memristive Device for Spiking Neural Network System  Jin Joo Ryu <sup>1,2</sup> , Kanghyeok Jeon <sup>1</sup> , Min Kyu Yang <sup>3</sup> , Chunjoong Kim <sup>2</sup> , and Gun Hwan Kim <sup>1</sup> <sup>1</sup> Division of Advanced Materials, KRICT, <sup>2</sup> Department of Materials Science and Engineering, Chungnam National University, <sup>3</sup> Division of IT Convergence Engineering, Sahmyook University |
| TG2-K-4<br>12:00~12:15 | The Origin of Incremental Step Pulse Programming (ISPP) Slope Degradation in NAND Flash Memory Kihoon Nam, Chanyang Park, Jun-Sik Yoon, Hyun-Dong Jang, and Rock-Hyun Balbepartment of Electrical Engineering, POSTECH                                                                                                                                                                                                                                                             |
| TG2-K-5<br>12:15~12:30 | Effect of Interface Roughness on Program/Erase Efficiency for 3D Vertical NAND Flash Memory Applications Yongjin Cho, Hyeongwan Oh, Gilsang Yoon, Jaeseok Jin, Donghyun Go, Jounghun Park, and Jeongsoo Lee Department of Electrical Engineering, POSTECH                                                                                                                                                                                                                          |