## G. Device & Process Modeling, Simulation and Reliability 분과 [TD1-G] Modeling of Semiconductor Devies

|                        | Analysis of Grain Boundary Dependent Memory Characteristics in Poly-Si 1T-DRAM                                                                                                                                                                                                                      |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TD1-G-1<br>09:00~09:15 | SongYi Yoo <sup>1</sup> , HyeonJeong Kim <sup>1</sup> , In Man Kang <sup>2</sup> , Seongjae Cho <sup>3</sup> , Wookyung Sun <sup>1</sup> , and Hyungsoon Shin <sup>1</sup> <sup>1</sup> Department of Electronic and Electrical Engineering, Ewha Womans University,                                |
|                        | <sup>2</sup> School of Electronics Engineering, Kyungpook National University, <sup>3</sup> Department of Electronic Engineering, Gachon University                                                                                                                                                 |
| TD1-G-2<br>09:15~09:30 | Formation of 2D Electron Gas in undoped Si/SiGe Layer: Exploring the Feasibility of Quantum Gate Designs with a Modeling Study  Ji-Hoon Kang <sup>1</sup> , Chungheon Baek <sup>2</sup> , Byung-Soo Choi <sup>2</sup> , and Hoon Ryu <sup>1</sup> **IKISTI, **2ETRI**                               |
| TD1-G-3<br>09:30~09:45 | Analog Activation Function for Non-linear Synaptic Device Based Neural Network  Myungjun Kim, Chuljun Lee, Yubin Song, and Daeseok Lee  Department of Electronic Materials Engineering, Kwangwoon University                                                                                        |
| TD1-G-4<br>09:45~10:00 | Alternating Current-based Open Drain Method for Separate Extraction of Source and Drain Resistances in MOSFETs Han Bin Yoo, Haesung Kim, Jintae Yu, Yoon Ju Park, Sung-Jin Choi, Dae Hwan Kim, and Dong Myong Kim School of Electrical Engineering, Kookmin University                              |
| TD1-G-5<br>10:00~10:15 | Gate-induced Drain Leakage Current Model of P-type Polycrystalline Silicon Thin Film Transistors Aged by Off-state Stress                                                                                                                                                                           |
|                        | Ki Hwan Kim <sup>1,2</sup> , Hyo Jung Kim <sup>1,3</sup> , Soon Kon Kim <sup>1</sup> , Mi Seon Seo <sup>2</sup> , Hyunguk Cho <sup>2</sup> , Youngmi Cho <sup>2</sup> , Yongjo Kim <sup>2</sup> , and Byung Deog Choi <sup>1</sup>                                                                  |
|                        | <sup>1</sup> Department of Electrical and Computer Engineering, Sungkyunkwan University,<br><sup>2</sup> Computer Aided Engineering Team, Samsung Display Company, <sup>3</sup> Technology of<br>Reliability, OLED Business Samsung Display                                                         |
| TD1-G-6<br>10:15~10:30 | Characterization of Spatial Distribution of Traps across the Substrate in Metal-Insulator-Semiconductor Structures with Band Bending Effect Jintae Yu, Han Bin Yoo, Haesung Kim, Yoon Ju Park, Sung-jin Choi, Dae Hwan Kim, and Dong Myong Kim School of Electrical Engineering, Kookmin University |