2018년 2월 7일(수), 13:15-14:45 Room F (봉래I, 6층)

## F. Silicon and Group-IV Devices and Integration Technology 분과 [WF3-F] Photonics and Nanowire Technology

|                        | Co-on-Insulator Structurousing V. O. for Mid-Infrared Photonics Platform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WF3-F-1<br>13:15-13:30 | Ge-on-Insulator Structureusing Y <sub>2</sub> O <sub>3</sub> for Mid-Infrared Photonics Platform SangHyeon Kim <sup>1,2</sup> , Jae-Hoon Han <sup>1</sup> , Jae-Phil Shim <sup>3</sup> , Hyung-Jun Kim <sup>2,3</sup> , and Won Jun Choi <sup>1</sup> <sup>1</sup> Center for Opto-Electronics Materials and Devices, KIST, <sup>2</sup> Nanomaterials Science and Engineering, UST, <sup>3</sup> Center for Spintronics, KIST                                                                                                                                                                           |
| WF3-F-2<br>13:30-13:45 | High Concentration Phosphorous Doping in Ge for CMOS-Integrated Laser Applications  Heedong Park <sup>1</sup> , Motoki Yako <sup>2</sup> , Yasuhiko Ishikawa <sup>2</sup> , Kazumi Wada <sup>2,3</sup> , and Donghwan Ahn <sup>1</sup> <sup>1</sup> School of Materials Science and Engineering, Kookmin University, <sup>2</sup> Department of Materials Engineering, University of Tokyo, <sup>3</sup> Department of Materials Science and Engineering, MIT                                                                                                                                            |
| WF3-F-3<br>13:45-14:00 | Si Fin/Si <sub>1-x</sub> Ge <sub>x</sub> Shell Channel <i>p</i> -Type FinFET for Sub-10-nm Technology Nodes and Its High-Speed Operation  Eunseon Yu <sup>1</sup> , Won-Jun Lee <sup>2</sup> , Jongwan Jung <sup>2</sup> , and Seongjae Cho <sup>1,3</sup> <sup>1</sup> Graduate School of IT Convergence Engineering, Gachon University, <sup>2</sup> Department of Nanotechnology and Advanced Materials Engineering, Sejong University, <sup>3</sup> Department of Electronics Engineering, Gachon University                                                                                         |
| WF3-F-4<br>14:00-14:15 | Statistical Process-Induced Random Variation: Work-Function Variation in Stacked Nanowire FET Jinyoung Park and Changhwan Shin Department of Electrical and Computer Engineering, University of Seoul                                                                                                                                                                                                                                                                                                                                                                                                    |
| WF3-F-5<br>14:15-14:30 | A Characteristic of Stacked Gate-All-Around Nanowire MOSFET based on Source Drain Doping Profile Suhyeon Kim, Junil Lee, Myung-Hyun Baek, Sihyun Kim, Ryoongbin Lee, Hyun-Min Kim, Kitae Lee, and Byung-Gook Park Department of Electrical Engineering, Seoul National University                                                                                                                                                                                                                                                                                                                        |
| WF3-F-6<br>14:30-14:45 | Simulation Study on the Effect of Unconformal Work-Function Metal Deposition on the Electrical Characteristic of Stacked-GAA MOSFET Sihyun Kim <sup>1</sup> , Suhyeon Kim <sup>1</sup> , Sangwan Kim <sup>2</sup> , Euyhwan Park <sup>1</sup> , Junil Lee <sup>1</sup> , Ryoongbin Lee <sup>1</sup> , Soyeon Kim <sup>1</sup> , Hyun-Min Kim <sup>1</sup> , Kitae Lee <sup>1</sup> , Jong-Ho Lee <sup>1</sup> , and Byung-Gook <sup>1</sup> *ISRC and Department of Electrical and Computer Engineering, Seoul National University, *2Department of Electrical and Computer Engineering, Ajou University |