## 제23회 한국반도체학술대회

2016년 2월 22일(월)-24일(수), 강원도 하이워리조트

#### G. Device & Process Modeling, Simulation and Reliability 분과

Room D

함백Ⅱ+Ⅲ(5층)

2016년 2월 24일(수) 08:30-10:00

[WD1-G] Device Physics and Characterization 2: Memory Devices

좌장: 이석규(SK 하이닉스), 이재규(삼성전자)

| WD1-G-1 | 08:30-08:45              | Data Retention of Select Gate Lateral Coupling eNVM Array     |
|---------|--------------------------|---------------------------------------------------------------|
| VVDIGI  | 00.30 00. <del>1</del> 3 | Data Neterition of Select Gate Lateral Coupling Civilia Array |

Yong-Seop Lee, Kwang-Il Choi, Do-Hee Kim, Nam-Yoon Kim, and Sung-Kun Park

System IC Platform Technology Development Team, SK hynix Inc.

### WD1-G-2 08:45-09:00 Charge Trapping Characteristics of FG NAND Flash Tunneling Oxide under Program and Erase Operation

Sangku Park<sup>1,2</sup>, Myung-Hyun Baek<sup>1</sup>, and Byung-Gook Park<sup>1</sup>

<sup>1</sup>Inter-university Semiconductor Research Center and Department of Electrical and Computer Engineering, Seoul National University,

<sup>2</sup>Samsung Electronics Co., Ltd.

### WD1-G-3 09:00-09:15 Effect of Trap in Hysteresis Phenomenon of Floating-Gate NAND Flash Memory Cells

Nagyong Choi<sup>1</sup>, Ho-Jung Kang<sup>1</sup>, Sung-Min Joe<sup>2</sup>, Byung-Gook Park<sup>1</sup>, and Jong-Ho Lee<sup>1</sup>

<sup>1</sup>Department of Electrical Engineering and Computer Science and Inter-University Semiconductor Research Center, Seoul National University, <sup>2</sup>Flash Design Team, Memory Division, Samsung Electronics Co., Ltd.

#### WD1-G-4 09:15-09:30 An Analysis of AC-gm Dispersions due to Traps in Nitride Storage Layer in 3-D NAND Flash Memory

Ho-Jung Kang, Nagyong Choi, Byung-Gook Park, and Jong-Ho Lee Department of Electrical Engineering and Computer Science and Inter-University Semiconductor Research Center, Seoul National University

# WD1-G-5 09:30-09:45 Nanowire Width-Dependent Low-Frequency Noise Characteristics in SiNW-Based GAA JL Flash Memory with Extremely Small Dimension

Tewook Bang<sup>1</sup>, Ui-Sik Jeong<sup>2</sup>, Choong-Ki Kim<sup>1</sup>, Hagyoul Bae<sup>1</sup>, Gun-Hee Kim<sup>1</sup>, Da-Jin Kim<sup>1</sup>, and Yang-Kyu Choi<sup>1</sup>

<sup>1</sup>School of Electrical Engineering, KAIST, <sup>2</sup>Samsung Electronics Co., Ltd.

#### WD1-G-6 09:45-10:00 Verilog-A Model of Phase Change Memory for Cell Distribution

Sung-Su Kim, Hye-Jung Choi, Dong-Jae Lee, and Seok-Kiu Lee *DMR. Research and Development Division, SK hynix Inc.*